Limit search to available items
Book Cover
E-book
Author Lanzagorta, Marco.

Title Introduction to reconfigurable supercomputing / Marco Lanzagorta, Stephen Bique, Robert Rosenberg
Published [San Rafael, Calif.] : Morgan & Claypool, [2010]
©2010
Online access available from:
Synthesis Digital Library    View Resource Record  

Copies

Description 1 online resource (xi, 87 pages) : color illustrations
Series Synthesis lectures on computer architecture, 1935-3243 ; #9
Synthesis lectures in computer architecture ; #9
Contents Preface -- Acknowledgments -- Introduction -- 1. FPGA technology: 1.1. ASIC vs. FPGA; 1.2. Physical architecture; 1.3. Logic blocks; 1.4. The interconnect; 1.5. Memory and I/O; 1.6. Reconfigurable programming and FPGA configuration; 1.7. Bitstream Synthesis; 1.8. The Xilinx FPGA; 1.9. Summary -- 2. Reconfigurable supercomputing: 2.1. NRL Cray XD1; 2.2. Cray API -- 3. Algorithmic considerations: 3.1. Disadvantages; 3.2. Data parallelism, pipelining, and concurrency; 3.3. Algorithmic requirements; 3.4. I/O considerations; 3.5. Loop structure; 3.6. Effective reconfigurable algorithm design; 3.7. Summary -- 4. FPGA programming languages: 4.1. VHDL; 4.2. DSPLogic; 4.3. Handel-C; 4.4. Mitrion-C -- 5. Case study: sorting: 5.1. Concurrent Sorts; 5.2. Pipelining bubblesort; 5.3. A 2-way selection sort implementation; 5.4. Parallel bubblesort; 5.5. Counting sort; 5.6. Simulation; 5.7. Memory conventions and interfaces; 5.8. Generating logic and running codes -- 6. Alternativetechnologies and concluding remarks: 6.1. Alternative technologies; 6.2. Concluding remarks; -- A. search.c -- B. search.hcc -- Bibliography -- Authors' biographies
Summary This book covers technologies, applications, tools, languages, procedures, advantages, and disadvantages of reconfigurable supercomputing using Field Programmable Gate Arrays (FPGAs). The target audience is the community of users of High Performance Computers (HPC) who may benefit from porting their applications into a reconfigurable environment. As such, this book is intended to guide the HPC user through the many algorithmic considerations, hardware alternatives, usability issues, programming languages, and design tools that need to be understood before embarking on the creation of reconfigurable parallel codes. We hope to show that FPGA acceleration, based on the exploitation of the data parallelism, pipelining and concurrency remains promising in view of the diminishing improvements in traditional processor and system design
Bibliography Includes bibliographical references (pages 83-86)
Subject Adaptive computing systems.
Field programmable gate arrays.
High performance computing.
Supercomputers.
Form Electronic book
Author Bique, Stephen.
Rosenberg, Robert Owen.
ISBN 1608453367
1608453375 (ebook)
9781608453368
9781608453375 (ebook)
(paperback)