Limit search to available items
Book Cover
E-book
Author U, Seng-Pan

Title Design of very high-frequency multirate switched-capacitor circuits : extending the boundaries of CMOS analog front-end filtering / by Seng-Pan U, Rui Paulo Martins and José Epifânio da Franca
Published Dordrecht ; London : Springer, ©2006

Copies

Description 1 online resource (xxxii, 227 pages) : illustrations
Series Kluwer international series in engineering and computer science ; no. 867
Kluwer international series in engineering and computer science ; no. 867
Contents Improved Multirate Polyphase-Based Interpolation Structures -- Practical Multirate SC Circuit Design Considerations -- Gain- and Offset- Compensation for Multirate SC Circuits -- Design of a 108 MHz Multistage SC Video Interpolating Filter -- Design of a 320 MHz Frequency-Translated SC Bandpass Interpolating Filter -- Experimental Results -- Conclusions
Summary Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed: -Optimum circuit architecture tradeoff analysis -Simple speed and power trade-off analysis of active elements -High-order filtering response accuracy with respect to capacitor-ratio mismatches -Time-interleaved effect with respect to gain and offset mismatch -Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding -Stage noise analysis and allocation scheme -Substrate and supply noise reduction -Gain-and offset-compensation techniques -High-bandwidth low-power amplifier design and layout -Very low timing-skew multiphase generation Two tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS
Analysis engineering
circuits
computertechnieken
computer techniques
elektrotechniek
electrical engineering
elektronica
electronics
instrumentatie
instrumentation
ontwerp
design
Engineering (General)
Techniek (algemeen)
Bibliography Includes bibliographical references
Notes Print version record
Subject Switched capacitor circuits -- Design
Analog electronic systems -- Design
COMPUTERS -- Machine Theory.
COMPUTERS -- Computer Engineering.
COMPUTERS -- Hardware -- General.
Analog electronic systems -- Design.
Switched capacitor circuits -- Design.
Ingénierie.
Switched capacitor circuits -- Design
Form Electronic book
Author Martins, Rui Paulo
Franca, José Epifânio da
LC no. 2006275551
ISBN 9780387261225
0387261222
0387261214
9780387261218
9780872612 25
9789780872618 25
6610618917
9786610618910